陆光易职务:专职教师
单位:集成电路学院 & EDA国创中心 电话: 出生年月:1989-08-20 邮箱:guangyilu@seu.edu.cn 学历:博士 地址:南京市江北新区星火路创智大厦B座502 职称:副教授、副研究员
  • 基本信息
  • 教学授课
  • 科学研究
  • 荣誉奖励
  • 团队及招生情况
个人简介
2018年博士毕业于北京大学,2018.08-2024.07任职于华为海思,担任主任工程师,2024年8月加入东南大学集成电路学院。长期专注于集成电路可靠性(ESD & Latch-up)与智能EDA研究,有深厚的学术研究功底与丰富的产业实践经验,以第一作者或者共同作者发表学术论文30余篇,获专利授权10余份。研究成果发表于IEEE TED, IEEE TCAD, IEEE TDMR, Science China Information Sciences, EOS/ESD Symposium, ISCAS等业内权威的期刊与会议,于2023年获评EOS/ESD Association领域内最有影响力论文(https://www.esda.org/eosesd-association-journal/eosesd-association-journal-december-2023/ )。主要荣誉包括:海思总裁奖、华为深圳研究所杰出新青年、IEDS 2021学术会议最佳论文、华为2012实验室优秀新员工、北京大学优秀博士学位论文、北京大学优秀毕业生、北京大学博士研究生校长奖学金、北京大学国家奖学金、北京市三好学生、北京大学三好学生标兵等。
教育经历

2007.09-2011.07 北京大学微电子学 本科

2008.09-2011.07 北京大学国家发展研究院 经济学本科双位学

2011.09-2014.07 北京大学微电子学与固体电子学 硕士

2014.09-2018.07 北京大学微电子学与固体电子学 博士


工作经历

2018.08-2024.07 华为海思历任高级工程师B、高级工程师A、主任工程师

2024.08至今   东南大学集成电路学院副教授/副研究员

讲授课程
教学研究
出版物
研究领域或方向

集成电路可靠性设计,专注于静电放电(ESD)与闩锁(Latch-up)保护研究

集成电路EDA技术研究,专注于高速射频器件与电路智能综合

研究项目
研究成果

代表性论文:

1. Jiahao Wei, Weiqi Chen, Qi Wu, Guangyi Lu*, Wei Gao, Lihui Wang, Mei Li and Haiming Wang*, “Microwave network-assisted analysis and machine learning-assisted synthesis of arbitrarily tapped coils and its application to on-chip ultra-wideband ESD protection circuits,” IEEE Trans. Comput-Aided Des. Integr. Circuits Syst., Early Access, June 2024, DOI: 10.1109/TCAD.2024.3416251.

2. Guangyi Lu*, Lihui Wang, Ling Wang, Xin Gao and Mei Li, “Investigation on Fabrication-induced High-leakage Issue of an Overdrive ESD Power Clamp in Advanced FinFET Technology,” in Proc. IEDS, 2021

3. Guangyi Lu, Yuan Wang*, Yize Wang and Xing Zhang*, “Low-leakage ESD power clamp design with adjustable triggering voltage for nanoscale applications,” IEEE Trans. Electron Devices, vol. 64, no. 9, pp. 3569-3575, Sep. 2017.

4. Guangyi Lu, Yuan Wang* and Xing Zhang, “Transient and static hybrid-triggered active clamp design for power-rail ESD protection,” IEEE Trans. Electron Devices, vol. 63, no. 12, pp. 4654-4660, Dec. 2016.

5. Guangyi Lu, Yuan Wang*, Yize Wang and Xing Zhang*, “Insights into the power-off and power-on transient performance of power-rail ESD clamp circuits,” IEEE Trans. Device Mater. Rel., vol. 17, no. 3, pp. 577-584, Sep. 2017.

6. Guangyi Lu, Yuan Wang*, Lizhong Zhang, Jian Cao and Xing Zhang, “Design of a novel static-triggered power-rail ESD clamp circuit in a 65-nm CMOS process,” Science China Information Sciences, vol. 59, no. 12, pp. 1–9, Dec. 2016.

7. Guangyi Lu, Yuan Wang*, Lizhong Zhang, Jian Cao, Song Jia and Xing Zhang “Investigation on the layout strategy of ggNMOS ESD protection devices for uniform conduction behavior and optimal width scaling,” Science China Information Sciences, vol. 58, no. 4, pp. 1–9, Apr. 2015.

8. Guangyi Lu, Yuan Wang*, Lizhong Zhang, Yize Wang, Ru Huang and Xing Zhang*, “Investigation on the gate bias voltage of bigFET in power-rail ESD clamp circuit for enhanced transient noise immunity,” in Proc. IEEE Int. Symp. Circuits and Systems, 2018, pp. 1-5.

9. Guangyi Lu, Yuan Wang*, Yize Wang and Xing Zhang, “Power-rail ESD Clamp Circuit with Hybrid-detection Enhanced Triggering in a 65-nm, 1.2-V CMOS Process,” in Proc. IEEE Int. Symp. Circuits and Systems, 2017, pp. 589-592.

10. Guangyi Lu, Yuan Wang*, Jian Cao, Song Jia and Xing Zhang, “A novel low-leakage power-rail ESD clamp circuit with adjustable triggering voltage and superior false-triggering immunity for nanoscale applications,” in Proc. IEEE Int. Symp. Circuits and Systems, 2016, pp. 265-268.

11. Guangyi Lu, Yuan Wang*, Yize Wang, Jian Cao and Xing Zhang, “Novel insights into the power-off and power-on transient performance of power-rail ESD clamp circuit” in Proc. EOS/ESD Symp., 2016, pp. 1-7.

12. Guangyi Lu, Yuan Wang*, Jian Cao, Qi Liu, and Xing Zhang, “Design and Verification of a Novel Multi-RC-triggered Power Clamp Circuit for On-chip ESD Protection” in Proc. EOS/ESD Symp., 2013, pp. 1-7.

学术兼职
团队介绍
招生情况

欢迎具备扎实半导体器件物理、集成电路设计、机器学习算法背景的同学加入研究团队!

毕业生介绍